# Sequential Circuit Design

Part II

#### General Counter Design

Design a counter with the following sequence

$$0 \rightarrow 3 \rightarrow 5 \rightarrow 7 \rightarrow 6 \rightarrow 0$$



| Pre | esent | state | Ne | ext st | ate |          | JK      | flip-flop inputs |         |            |            |
|-----|-------|-------|----|--------|-----|----------|---------|------------------|---------|------------|------------|
| A   | В     | С     | A  | В      | С   | $ m J_A$ | $K_{A}$ | $ m J_B$         | $K_{B}$ | $ m J_{C}$ | $ m K_{C}$ |
| 0   | 0     | 0     | 0  | 1      | 1   | 0        | d       | 1                | d       | 1          | d          |
| 0   | 0     | 1     | _  | _      | _   | d        | d       | d                | d       | d          | d          |
| 0   | 1     | 0     | _  | _      | _   | d        | d       | d                | d       | d          | d          |
| 0   | 1     | 1     | 1  | 0      | 1   | 1        | d       | d                | 1       | d          | 0          |
| 1   | 0     | 0     | _  | _      | _   | d        | d       | d                | d       | d          | d          |
| 1   | 0     | 1     | 1  | 1      | 1   | d        | 0       | 1                | d       | d          | 0          |
| 1   | 1     | 0     | 0  | 0      | 0   | d        | 1       | d                | 1       | 0          | d          |
| 1   | 1     | 1     | 1  | 1      | 0   | d        | 0       | d                | 0       | d          | 1          |

| AB | C 00 | 01 | 11 | 10 |
|----|------|----|----|----|
| O  | О    | d  | 1  | d  |
| 1  | d    | d  | d  | d  |

$$J_A = B$$

| AB | C 00 | 01 | 11 | 10 |
|----|------|----|----|----|
| 0  | 1    | d  | d  | d  |
| 1  | d    | 1  | d  | d  |

 $J_{\mathbf{B}}=1$ 

| AB | C 00 | 01 | 11 | 10 |
|----|------|----|----|----|
| О  | 1    | d  | d  | d  |
| 1  | d    | d  | d  | О  |

$$J_C = \overline{A}$$



$$\mathbf{K}_{\mathbf{A}} = \overline{\mathbf{C}}$$



$$\mathbf{K_B} = \overline{\mathbf{A}} + \overline{\mathbf{C}}$$

| AB | C 00 | 01 | 11 | 10 |
|----|------|----|----|----|
| O  | đ    | đ  | О  | đ  |
| 1  | d    | О  | 1  | d  |

$$K_C = A B$$



#### General Design Process

- 1. Derive FSM
- 2. State assignment
  - \* Assign flip-flop states to the FSM states
    - Necessary to get an efficient design
- 3. Design table derivation
  - \* Derive a design table corresponding to the assignment in the last step
- 4. Logical expression derivation
  - \* Use K-maps as in our previous examples
- 5. Implementation

#### General Design Process

- 1. Draw a State Diagram
- 2. Make a Next State Truth Table
- 3. Pick Flip-Flop type
- Add Flip-Flop inputs to Next State Truth Table using Flip-Flop excitation equation (This creates an Excitation Table.)
- 5. Solve equations for Flip-Flop inputs (K-maps)
- 6. Solve equations for Flip-Flop outputs (K-maps)
- 7. Implement the circuit

#### Example

- Design a simple sequence detector for the sequence 011. Include three outputs that indicate how many bits have been received in the correct sequence (For example, each output could be connected to an LED.).
- Step 1

Draw a State Diagram (Moore) and then assign binary State Identifiers.

#### MOORE SEQUENCE DETECTOR FOR 011



**STATES** 

A=00

B=01

C=11

D=10

State 'A' is the starting state for this diagram.

#### Next State Truth Table

#### Step 2

| State | Χ | $O_2$ | O <sub>1</sub> | $O_0$ | State <sup>+</sup> |
|-------|---|-------|----------------|-------|--------------------|
| Α     | 0 | 0     | 0              | 0     | В                  |
| Α     | 1 | 0     | 0              | 0     | Α                  |
| В     | 0 | 0     | 0              | 1     | В                  |
| В     | 1 | 0     | 0              | 1     | С                  |
| D     | 0 | 1     | 1              | 1     | В                  |
| D     | 1 | 1     | 1              | 1     | Α                  |
| С     | 0 | 0     | 1              | 1     | В                  |
| С     | 1 | 0     | 1              | 1     | D                  |

| $Q_1$ | $Q_0$ | X | $O_2$ | O <sub>1</sub> | $O_0$ | $Q_1^{\dagger}$ | $Q_0^{\dagger}$ |
|-------|-------|---|-------|----------------|-------|-----------------|-----------------|
| 0     | 0     | 0 | 0     | 0              | 0     | 0               | 1               |
| 0     | 0     | 1 | 0     | 0              | 0     | 0               | 0               |
| 0     | 1     | 0 | 0     | 0              | 1     | 0               | 1               |
| 0     | 1     | 1 | 0     | 0              | 1     | 1               | 1               |
| 1     | 0     | 0 | 1     | 1              | 1     | 0               | 1               |
| 1     | 0     | 1 | 1     | 1              | 1     | 0               | 0               |
| 1     | 1     | 0 | 0     | 1              | 1     | 0               | 1               |
| 1     | 1     | 1 | 0     | 1              | 1     | 1               | 0               |

Step 3
Pick Flip-Flop type
- Pick D Flip-Flop

#### **Excitation Table**

#### Step 4

| $Q_1$ | $Q_0$ | Χ | $O_2$ | O <sub>1</sub> | O <sub>0</sub> | $Q_1^{\dagger}$ | $Q_0^{\dagger}$ | $D_1$ | $D_0$ |
|-------|-------|---|-------|----------------|----------------|-----------------|-----------------|-------|-------|
| 0     | 0     | 0 | 0     | 0              | 0              | 0               | 1               | 0     | 1     |
| 0     | 0     | 1 | 0     | 0              | 0              | 0               | 0               | 0     | 0     |
| 0     | 1     | 0 | 0     | 0              | 1              | 0               | 1               | 0     | 1     |
| 0     | 1     | 1 | 0     | 0              | 1              | 1               | 1               | 1     | 1     |
| 1     | 0     | 0 | 1     | 1              | 1              | 0               | 1               | 0     | 1     |
| 1     | 0     | 1 | 1     | 1              | 1              | 0               | 0               | 0     | 0     |
| 1     | 1     | 0 | 0     | 1              | 1              | 0               | 1               | 0     | 1     |
| 1     | 1     | 1 | 0     | 1              | 1              | 1               | 0               | 1     | 0     |

| Q | Q <sup>†</sup> | D |
|---|----------------|---|
| 0 | 0              | 0 |
| 0 | 1              | 1 |
| 1 | 0              | 0 |
| 1 | 1              | 1 |

#### K-maps

Step 5
Solve equations for Flip-Flop inputs (K-maps)

|   | $XQ_1Q_0$ | 00 | 01   | 11 | 10 |
|---|-----------|----|------|----|----|
|   | 0         | 0  | 0    | 0  | 0  |
|   | 1         | 0  | 1    | 1  | 0  |
| • |           |    | 77.0 |    |    |

$$D_1 = XQ_0$$

| $XQ_1Q_0$ | 00 | 01 | 11 | 10 |  |  |
|-----------|----|----|----|----|--|--|
| 0         | 1  | 1  | 1  | 1  |  |  |
| 1         | 0  | 1  | 0  | 0  |  |  |
| <u> </u>  |    |    |    |    |  |  |

$$D_0 = \overline{X} + \overline{Q}_1 Q_0$$

Step 6
Solve equations for Flip-Flop inputs (K-maps)

| $Q_1 \backslash Q_0$ | 0 | 1 |
|----------------------|---|---|
| 0                    | 0 | 0 |
| 1                    | 1 | 0 |

$$O_2 = Q_1 \overline{Q}_0$$

$$\begin{array}{c|cccc} Q_1 \backslash Q_0 & 0 & 1 \\ \hline 0 & 0 & 0 \\ 1 & 1 & 1 \\ \hline \end{array}$$

$$O_1 = Q_1$$

$$O_0 = Q_1 + Q_0$$

### Implement the circuit



#### Example of Mealy Machine

• Design an error detector for the following sequential circuit. The circuit has a single input x and a single output z. Data arrive serially on x synchronized with the clock. The output z (an error) should be "1" whenever two consecutive zeroes or three consecutive ones appear on line x. Implement the circuit using D, JK, RS and T flip-flops.



| ) | <b>(</b> | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |
|---|----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 7 | 7        | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| c | k        | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### State Diagram:



#### State assignment

Assign the following state arbitrary:

 $q_0 = 00$ 

 $q_1 = 01$ 

 $q_2 = 10$ 

 $q_3 = 11$ 

| Present                                     | Next state, output              |     |                                               |     |  |  |
|---------------------------------------------|---------------------------------|-----|-----------------------------------------------|-----|--|--|
| state                                       | x=0                             | x=1 |                                               |     |  |  |
| <b>y</b> <sub>1</sub> <b>y</b> <sub>0</sub> | y <sub>1</sub> y <sub>0</sub> / | Z   | <b>y</b> <sub>1</sub> <b>y</b> <sub>0</sub> / | / z |  |  |
| 0 0                                         | 0 1,                            | 0   | 1 0,                                          | 0   |  |  |
| 0 1                                         | 0 1,                            | 1   | 1 0,                                          | 0   |  |  |
| 1 0                                         | 0 1,                            | 0   | 1 1,                                          | 0   |  |  |
| 1 1                                         | 0 1,                            | 0   | 1 1,                                          | 1   |  |  |

error = 
$$z = y_1 y_0 x + y_1 y_0 x$$

#### Implementation using D Flip flop

| present→next<br>state | D |
|-----------------------|---|
| 0→0                   | 0 |
| 0→1                   | 1 |
| 1→0                   | 0 |
| 1→1                   | 1 |

| х<br>у <sub>1</sub> у <sub>0</sub> | 0 | 1 |
|------------------------------------|---|---|
| 00                                 | 0 | 1 |
| 01                                 | 0 | 1 |
| 11                                 | 0 | 1 |
| 10                                 | 0 | 1 |

$$y_1^+ = D_1 = x$$

| у <sub>1</sub> у <sub>0</sub> | 0  | 1 |
|-------------------------------|----|---|
| 00                            | 1  | 0 |
| 01                            | 11 | 0 |
| 11                            | 1  | 1 |
| 10                            |    | 1 |

$$y_1^+ = D_1 = x$$
  $y_0^+ = D_0 = x + y$ 

Implementation using D Flip flop



#### Shift Registers













(d) Serial in/parallel out



(e) Parallel in / parallel out

Data out

Data in

- Registers are used for storing data
- Shift registers are used for storage and data movement
- Each stage (flip-flop) in a shift register represents one bit of storage
- shifting capability of a register permits the movement of data
  - from stage to stage within the register,
  - or into or out of the register upon application of clock pulses.

# Serial In/Serial Out Shift Registers

 Accepts data serially – one bit at a time – and also produces output serially.





# Serial In/Serial Out Shift Registers

Application – Serial transfer of data from one register to another.



#### Serial In/Parallel Out Shift Registers

- Accepts data serially.
- Outputs of all stages are available simultaneously.



#### Parallel In/Serial Out Shift Registers



### Parallel In/Parallel Out Shift Registers



#### Ring Counters – A 6 bit ring counter



| Clock    | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ | $Q_4$ | $Q_5$ |
|----------|-------|-------|-------|-------|-------|-------|
| →0       | 1     | 0     | 0     | 0     | 0     | 0     |
| 1        | 0     | 1     | 0     | 0     | 0     | 0     |
| 2        | 0     | 0     | 1     | 0     | 0     | 0     |
| 3        | 0     | 0     | 0     | 1     | 0     | 0     |
| 4        | 0     | 0     | 0     | 0     | 1     | 0     |
| <u>5</u> | 0     | 0     | 0     | 0     | 0     | 1     |



#### Johnson Counters – A 4-bit Johnson Counter



| Clock      | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ |
|------------|-------|-------|-------|-------|
| <b>→</b> 0 | 0     | 0     | 0     | 0     |
| 1          | 1     | 0     | 0     | 0     |
| 2          | 1     | 1     | 0     | 0     |
| 3          | 1     | 1     | 1     | 0     |
| 4          | 1     | 1     | 1     | 1     |
| 5          | 0     | 1     | 1     | 1     |
| 6          | 0     | 0     | 1     | 1     |
| <b>└</b> 7 | 0     | 0     | 0     | _1_   |

